summaryrefslogtreecommitdiff
path: root/fs
diff options
context:
space:
mode:
authorKeerthy <j-keerthy@ti.com>2016-04-05 16:44:12 -0500
committerPaul Walmsley <paul@pwsan.com>2016-04-10 11:43:57 -0600
commit1cbabcb9807e31e87ef3a12af76ea025ceb582d3 (patch)
treeb4e016f74a2405666d3165fd5db411887144e0d3 /fs
parent3ca4a238106dedc285193ee47f494a6584b6fd2f (diff)
downloadlwn-1cbabcb9807e31e87ef3a12af76ea025ceb582d3.tar.gz
lwn-1cbabcb9807e31e87ef3a12af76ea025ceb582d3.zip
ARM: DRA7: clockdomain: Implement timer workaround for errata i874
Errata Title: i874: TIMER5/6/7/8 interrupts not propagated Description: When TIMER5, TIMER6, TIMER7, or TIMER8 clocks are enabled (CM_IPU_TIMER5/6/7/8_CLKCTRL[0:1]MODULEMODE=0x2:ENABLE) and the CD-IPU is in HW_AUTO mode (CM_IPU_CLKSTCTRL[0:1]CLKTRCTRL=0x3:HW_AUTO) the corresponding TIMER will continue counting, but enabled interrupts will not be propagated to the destinations (MPU, DSP, etc) in the SoC until the TIMER registers are accessed from the CPUs (MPU, DSP etc.). This can result in missed timer interrupts. Workaround: In order for TIMER5/6/7/8 interrupts to be propagated and serviced correctly the CD_IPU domain should be set to SW_WKUP mode (CM_IPU_CLKSTCTRL[0:1]CLKTRCTRL=0x2:SW_WKUP). The above workaround is achieved by switching the IPU clockdomain flags from HWSUP_SWSUP to SWSUP only. Signed-off-by: Keerthy <j-keerthy@ti.com> Signed-off-by: Suman Anna <s-anna@ti.com> Signed-off-by: Paul Walmsley <paul@pwsan.com>
Diffstat (limited to 'fs')
0 files changed, 0 insertions, 0 deletions