summaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts/dove.dtsi
blob: cc279166646fc4cb33751c8de2f1e19de2dd7440 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
/include/ "skeleton.dtsi"

/ {
	compatible = "marvell,dove";
	model = "Marvell Armada 88AP510 SoC";

	aliases {
		gpio0 = &gpio0;
		gpio1 = &gpio1;
		gpio2 = &gpio2;
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu0: cpu@0 {
			compatible = "marvell,pj4a", "marvell,sheeva-v7";
			device_type = "cpu";
			next-level-cache = <&l2>;
			reg = <0>;
		};
	};

	l2: l2-cache {
		compatible = "marvell,tauros2-cache";
		marvell,tauros2-cache-features = <0>;
	};

	soc@f1000000 {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		interrupt-parent = <&intc>;

		ranges = <0xc8000000 0xc8000000 0x0100000   /* CESA SRAM   1M */
		          0xe0000000 0xe0000000 0x8000000   /* PCIe0 Mem 128M */
		          0xe8000000 0xe8000000 0x8000000   /* PCIe1 Mem 128M */
		          0xf0000000 0xf0000000 0x0100000   /* ScratchPad  1M */
		          0x00000000 0xf1000000 0x1000000   /* SB/NB regs 16M */
		          0xf2000000 0xf2000000 0x0100000   /* PCIe0 I/O   1M */
		          0xf2100000 0xf2100000 0x0100000   /* PCIe0 I/O   1M */
		          0xf8000000 0xf8000000 0x8000000>; /* BootROM   128M */

		timer: timer@20300 {
			compatible = "marvell,orion-timer";
			reg = <0x20300 0x20>;
			interrupt-parent = <&bridge_intc>;
			interrupts = <1>, <2>;
			clocks = <&core_clk 0>;
		};

		intc: main-interrupt-ctrl@20200 {
			compatible = "marvell,orion-intc";
			interrupt-controller;
			#interrupt-cells = <1>;
			reg = <0x20200 0x10>, <0x20210 0x10>;
		};

		bridge_intc: bridge-interrupt-ctrl@20110 {
			compatible = "marvell,orion-bridge-intc";
			interrupt-controller;
			#interrupt-cells = <1>;
			reg = <0x20110 0x8>;
			interrupts = <0>;
			marvell,#interrupts = <5>;
		};

		core_clk: core-clocks@d0214 {
			compatible = "marvell,dove-core-clock";
			reg = <0xd0214 0x4>;
			#clock-cells = <1>;
		};

		gate_clk: clock-gating-ctrl@d0038 {
			compatible = "marvell,dove-gating-clock";
			reg = <0xd0038 0x4>;
			clocks = <&core_clk 0>;
			#clock-cells = <1>;
		};

		thermal: thermal-diode@d001c {
			compatible = "marvell,dove-thermal";
			reg = <0xd001c 0x0c>, <0xd005c 0x08>;
		};

		uart0: serial@12000 {
			compatible = "ns16550a";
			reg = <0x12000 0x100>;
			reg-shift = <2>;
			interrupts = <7>;
			clocks = <&core_clk 0>;
			status = "disabled";
		};

		uart1: serial@12100 {
			compatible = "ns16550a";
			reg = <0x12100 0x100>;
			reg-shift = <2>;
			interrupts = <8>;
			clocks = <&core_clk 0>;
			pinctrl-0 = <&pmx_uart1>;
			pinctrl-names = "default";
			status = "disabled";
		};

		uart2: serial@12200 {
			compatible = "ns16550a";
			reg = <0x12000 0x100>;
			reg-shift = <2>;
			interrupts = <9>;
			clocks = <&core_clk 0>;
			status = "disabled";
		};

		uart3: serial@12300 {
			compatible = "ns16550a";
			reg = <0x12100 0x100>;
			reg-shift = <2>;
			interrupts = <10>;
			clocks = <&core_clk 0>;
			status = "disabled";
		};

		gpio0: gpio-ctrl@d0400 {
			compatible = "marvell,orion-gpio";
			#gpio-cells = <2>;
			gpio-controller;
			reg = <0xd0400 0x20>;
			ngpios = <32>;
			interrupt-controller;
			#interrupt-cells = <2>;
			interrupts = <12>, <13>, <14>, <60>;
		};

		gpio1: gpio-ctrl@d0420 {
			compatible = "marvell,orion-gpio";
			#gpio-cells = <2>;
			gpio-controller;
			reg = <0xd0420 0x20>;
			ngpios = <32>;
			interrupt-controller;
			#interrupt-cells = <2>;
			interrupts = <61>;
		};

		gpio2: gpio-ctrl@e8400 {
			compatible = "marvell,orion-gpio";
			#gpio-cells = <2>;
			gpio-controller;
			reg = <0xe8400 0x0c>;
			ngpios = <8>;
		};

		pinctrl: pin-ctrl@d0200 {
			compatible = "marvell,dove-pinctrl";
			reg = <0xd0200 0x10>;
			clocks = <&gate_clk 22>;

			pmx_gpio_0: pmx-gpio-0 {
				marvell,pins = "mpp0";
				marvell,function = "gpio";
			};

			pmx_gpio_1: pmx-gpio-1 {
				marvell,pins = "mpp1";
				marvell,function = "gpio";
			};

			pmx_gpio_2: pmx-gpio-2 {
				marvell,pins = "mpp2";
				marvell,function = "gpio";
			};

			pmx_gpio_3: pmx-gpio-3 {
				marvell,pins = "mpp3";
				marvell,function = "gpio";
			};

			pmx_gpio_4: pmx-gpio-4 {
				marvell,pins = "mpp4";
				marvell,function = "gpio";
			};

			pmx_gpio_5: pmx-gpio-5 {
				marvell,pins = "mpp5";
				marvell,function = "gpio";
			};

			pmx_gpio_6: pmx-gpio-6 {
				marvell,pins = "mpp6";
				marvell,function = "gpio";
			};

			pmx_gpio_7: pmx-gpio-7 {
				marvell,pins = "mpp7";
				marvell,function = "gpio";
			};

			pmx_gpio_8: pmx-gpio-8 {
				marvell,pins = "mpp8";
				marvell,function = "gpio";
			};

			pmx_gpio_9: pmx-gpio-9 {
				marvell,pins = "mpp9";
				marvell,function = "gpio";
			};

			pmx_gpio_10: pmx-gpio-10 {
				marvell,pins = "mpp10";
				marvell,function = "gpio";
			};

			pmx_gpio_11: pmx-gpio-11 {
				marvell,pins = "mpp11";
				marvell,function = "gpio";
			};

			pmx_gpio_12: pmx-gpio-12 {
				marvell,pins = "mpp12";
				marvell,function = "gpio";
			};

			pmx_gpio_13: pmx-gpio-13 {
				marvell,pins = "mpp13";
				marvell,function = "gpio";
			};

			pmx_gpio_14: pmx-gpio-14 {
				marvell,pins = "mpp14";
				marvell,function = "gpio";
			};

			pmx_gpio_15: pmx-gpio-15 {
				marvell,pins = "mpp15";
				marvell,function = "gpio";
			};

			pmx_gpio_16: pmx-gpio-16 {
				marvell,pins = "mpp16";
				marvell,function = "gpio";
			};

			pmx_gpio_17: pmx-gpio-17 {
				marvell,pins = "mpp17";
				marvell,function = "gpio";
			};

			pmx_gpio_18: pmx-gpio-18 {
				marvell,pins = "mpp18";
				marvell,function = "gpio";
			};

			pmx_gpio_19: pmx-gpio-19 {
				marvell,pins = "mpp19";
				marvell,function = "gpio";
			};

			pmx_gpio_20: pmx-gpio-20 {
				marvell,pins = "mpp20";
				marvell,function = "gpio";
			};

			pmx_gpio_21: pmx-gpio-21 {
				marvell,pins = "mpp21";
				marvell,function = "gpio";
			};

			pmx_camera: pmx-camera {
				marvell,pins = "mpp_camera";
				marvell,function = "camera";
			};

			pmx_camera_gpio: pmx-camera-gpio {
				marvell,pins = "mpp_camera";
				marvell,function = "gpio";
			};

			pmx_sdio0: pmx-sdio0 {
				marvell,pins = "mpp_sdio0";
				marvell,function = "sdio0";
			};

			pmx_sdio0_gpio: pmx-sdio0-gpio {
				marvell,pins = "mpp_sdio0";
				marvell,function = "gpio";
			};

			pmx_sdio1: pmx-sdio1 {
				marvell,pins = "mpp_sdio1";
				marvell,function = "sdio1";
			};

			pmx_sdio1_gpio: pmx-sdio1-gpio {
				marvell,pins = "mpp_sdio1";
				marvell,function = "gpio";
			};

			pmx_audio1_gpio: pmx-audio1-gpio {
				marvell,pins = "mpp_audio1";
				marvell,function = "gpio";
			};

			pmx_spi0: pmx-spi0 {
				marvell,pins = "mpp_spi0";
				marvell,function = "spi0";
			};

			pmx_spi0_gpio: pmx-spi0-gpio {
				marvell,pins = "mpp_spi0";
				marvell,function = "gpio";
			};

			pmx_uart1: pmx-uart1 {
				marvell,pins = "mpp_uart1";
				marvell,function = "uart1";
			};

			pmx_uart1_gpio: pmx-uart1-gpio {
				marvell,pins = "mpp_uart1";
				marvell,function = "gpio";
			};

			pmx_nand: pmx-nand {
				marvell,pins = "mpp_nand";
				marvell,function = "nand";
			};

			pmx_nand_gpo: pmx-nand-gpo {
				marvell,pins = "mpp_nand";
				marvell,function = "gpo";
			};
		};

		spi0: spi-ctrl@10600 {
			compatible = "marvell,orion-spi";
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <0>;
			interrupts = <6>;
			reg = <0x10600 0x28>;
			clocks = <&core_clk 0>;
			pinctrl-0 = <&pmx_spi0>;
			pinctrl-names = "default";
			status = "disabled";
		};

		spi1: spi-ctrl@14600 {
			compatible = "marvell,orion-spi";
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <1>;
			interrupts = <5>;
			reg = <0x14600 0x28>;
			clocks = <&core_clk 0>;
			status = "disabled";
		};

		i2c0: i2c-ctrl@11000 {
			compatible = "marvell,mv64xxx-i2c";
			reg = <0x11000 0x20>;
			#address-cells = <1>;
			#size-cells = <0>;
			interrupts = <11>;
			clock-frequency = <400000>;
			timeout-ms = <1000>;
			clocks = <&core_clk 0>;
			status = "disabled";
		};

		ehci0: usb-host@50000 {
			compatible = "marvell,orion-ehci";
			reg = <0x50000 0x1000>;
			interrupts = <24>;
			clocks = <&gate_clk 0>;
			status = "okay";
		};

		ehci1: usb-host@51000 {
			compatible = "marvell,orion-ehci";
			reg = <0x51000 0x1000>;
			interrupts = <25>;
			clocks = <&gate_clk 1>;
			status = "okay";
		};

		sdio0: sdio-host@92000 {
			compatible = "marvell,dove-sdhci";
			reg = <0x92000 0x100>;
			interrupts = <35>, <37>;
			clocks = <&gate_clk 8>;
			pinctrl-0 = <&pmx_sdio0>;
			pinctrl-names = "default";
			status = "disabled";
		};

		sdio1: sdio-host@90000 {
			compatible = "marvell,dove-sdhci";
			reg = <0x90000 0x100>;
			interrupts = <36>, <38>;
			clocks = <&gate_clk 9>;
			pinctrl-0 = <&pmx_sdio1>;
			pinctrl-names = "default";
			status = "disabled";
		};

		sata0: sata-host@a0000 {
			compatible = "marvell,orion-sata";
			reg = <0xa0000 0x2400>;
			interrupts = <62>;
			clocks = <&gate_clk 3>;
			nr-ports = <1>;
			status = "disabled";
		};

		rtc: real-time-clock@d8500 {
			compatible = "marvell,orion-rtc";
			reg = <0xd8500 0x20>;
		};

		crypto: crypto-engine@30000 {
			compatible = "marvell,orion-crypto";
			reg = <0x30000 0x10000>,
			      <0xc8000000 0x800>;
			reg-names = "regs", "sram";
			interrupts = <31>;
			clocks = <&gate_clk 15>;
			status = "okay";
		};

		xor0: dma-engine@60800 {
			compatible = "marvell,orion-xor";
			reg = <0x60800 0x100
			       0x60a00 0x100>;
			clocks = <&gate_clk 23>;
			status = "okay";

			channel0 {
				interrupts = <39>;
				dmacap,memcpy;
				dmacap,xor;
			};

			channel1 {
				interrupts = <40>;
				dmacap,memset;
				dmacap,memcpy;
				dmacap,xor;
			};
		};

		xor1: dma-engine@60900 {
			compatible = "marvell,orion-xor";
			reg = <0x60900 0x100
			       0x60b00 0x100>;
			clocks = <&gate_clk 24>;
			status = "okay";

			channel0 {
				interrupts = <42>;
				dmacap,memcpy;
				dmacap,xor;
			};

			channel1 {
				interrupts = <43>;
				dmacap,memset;
				dmacap,memcpy;
				dmacap,xor;
			};
		};

		mdio: mdio-bus@72004 {
			compatible = "marvell,orion-mdio";
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0x72004 0x84>;
			interrupts = <30>;
			clocks = <&gate_clk 2>;
			status = "disabled";

			ethphy: ethernet-phy {
				device-type = "ethernet-phy";
				/* set phy address in board file */
			};
		};

		eth: ethernet-controller@72000 {
			compatible = "marvell,orion-eth";
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0x72000 0x4000>;
			clocks = <&gate_clk 2>;
			marvell,tx-checksum-limit = <1600>;
			status = "disabled";

			ethernet-port@0 {
				device_type = "network";
				compatible = "marvell,orion-eth-port";
				reg = <0>;
				interrupts = <29>;
				/* overwrite MAC address in bootloader */
				local-mac-address = [00 00 00 00 00 00];
				phy-handle = <&ethphy>;
			};
		};
	};
};