diff options
author | Benjamin Herrenschmidt <benh@kernel.crashing.org> | 2011-07-13 16:28:19 +1000 |
---|---|---|
committer | Dave Airlie <airlied@redhat.com> | 2011-07-25 12:42:39 +0100 |
commit | 964f664520a4c6a247e2c9ff8b4481631cf746df (patch) | |
tree | 11bbb5e5f82b7ca236c0d40b76fd11f6efed634d /drivers/gpu/drm/radeon/evergreen.c | |
parent | f1bece7fde9820a99c14d4db46ef071000e4ba47 (diff) | |
download | lwn-964f664520a4c6a247e2c9ff8b4481631cf746df.tar.gz lwn-964f664520a4c6a247e2c9ff8b4481631cf746df.zip |
drm/radeon: Add a rmb() in IH processing
We should have a read memory barrier between reading the WPTR from
memory and reading ring entries based on that value (ie, we need to
ensure both loads are done in order by the CPU).
It could be argued that the MMIO reads in r600_ack_irq() might be
enough to get that barrier but I prefer keeping an explicit one just
in case.
[airlied: fix evergreen + r/w mixup]
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Reviewed-by: Alex Deucher <alexander.deucher@amd.com>
Reviewed-by: Matt Turner <mattst88@gmail.com>
Signed-off-by: Dave Airlie <airlied@redhat.com>
Diffstat (limited to 'drivers/gpu/drm/radeon/evergreen.c')
-rw-r--r-- | drivers/gpu/drm/radeon/evergreen.c | 3 |
1 files changed, 3 insertions, 0 deletions
diff --git a/drivers/gpu/drm/radeon/evergreen.c b/drivers/gpu/drm/radeon/evergreen.c index 37dd6449f46f..bcd55917c7cc 100644 --- a/drivers/gpu/drm/radeon/evergreen.c +++ b/drivers/gpu/drm/radeon/evergreen.c @@ -2759,6 +2759,9 @@ int evergreen_irq_process(struct radeon_device *rdev) return IRQ_NONE; } restart_ih: + /* Order reading of wptr vs. reading of IH ring data */ + rmb(); + /* display interrupts */ evergreen_irq_ack(rdev); |