summaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts/bcm63138.dtsi
diff options
context:
space:
mode:
authorFlorian Fainelli <f.fainelli@gmail.com>2015-02-10 17:33:07 -0800
committerFlorian Fainelli <f.fainelli@gmail.com>2015-02-16 12:48:28 -0800
commit9df11828d9b5665ddef81e45f83dd5376a8cd620 (patch)
tree7d47c740185086f20de1a9f0ceccbbac58933f2b /arch/arm/boot/dts/bcm63138.dtsi
parent97bf6af1f928216fd6c5a66e8a57bfa95a659672 (diff)
downloadlwn-9df11828d9b5665ddef81e45f83dd5376a8cd620.tar.gz
lwn-9df11828d9b5665ddef81e45f83dd5376a8cd620.zip
ARM: dts: BCM63xx: fix L2 cache properties
The L2 cache properties were completely off with respect to what the hardware is configured for. Fix the cache-size, cache-line-size and cache-sets to reflect the L2 cache controller we have: 512KB, 16 ways and 32 bytes per cache-line. Fixes: 46d4bca0445a0 ("ARM: BCM63XX: add BCM63138 minimal Device Tree") Signed-off-by: Florian Fainelli <f.fainelli@gmail.com>
Diffstat (limited to 'arch/arm/boot/dts/bcm63138.dtsi')
-rw-r--r--arch/arm/boot/dts/bcm63138.dtsi5
1 files changed, 3 insertions, 2 deletions
diff --git a/arch/arm/boot/dts/bcm63138.dtsi b/arch/arm/boot/dts/bcm63138.dtsi
index d2d8e94e0aa2..f46329c8ad75 100644
--- a/arch/arm/boot/dts/bcm63138.dtsi
+++ b/arch/arm/boot/dts/bcm63138.dtsi
@@ -66,8 +66,9 @@
reg = <0x1d000 0x1000>;
cache-unified;
cache-level = <2>;
- cache-sets = <16>;
- cache-size = <0x80000>;
+ cache-size = <524288>;
+ cache-sets = <1024>;
+ cache-line-size = <32>;
interrupts = <GIC_PPI 0 IRQ_TYPE_LEVEL_HIGH>;
};